

**UE19CS252** 

Dr. D. C. Kiran

Department of Computer Science and Engineering



# **Pipeline Processor: Branch Prediction**

Dr. D. C. Kiran

Department of Computer Science and Engineering

## **Syllabus**

#### **Unit 1: Basic Processor Architecture and Design**

#### **Unit 2: Pipelined Processor and Design**

- 3-Stage ARM Processor
- 5-Stage Pipeline Processor
- Introduction to Pipeline Processor
- What May Go Wrong?
- Introduction to Hazards, Stalls,
- Structural Hazards
- Data Hazard
  - RAW, WAR, WAW Hazards
- Attacking Data Hazard
- Software Approach
- Hardware Approach
- Control Hazards
- Branch History Table
- Branch Prediction





**Text 1:** "Computer Organization and Design", Patterson, Hennessey, 5th Edition, Morgan Kaufmann, 2014.

**Reference 1:** "Computer Architecture: A Quantitative Approach", Hennessey, Patterson, 5th Edition, Morgan Kaufmann, 2011.

#### **Pipelining: Basic and Intermediate Concepts** Appendix C Introduction C-2 The Major Hurdle of Pipelining—Pipeline Hazards C-11 How Is Pipelining Implemented? C-30 **C.4** What Makes Pipelining Hard to Implement? C-43 Extending the MIPS Pipeline to Handle Multicycle Operations C-51 Putting It All Together: The MIPS R4000 Pipeline C-61 Crosscutting Issues C-70 C.8 Fallacies and Pitfalls C-80 Concluding Remarks C-81 **C.10** Historical Perspective and References C-81 Updated Exercises by Diana Franklin C-82

#### **Branch Prediction**



- One of the important problems in "Computer Architecture"
- Static: prediction by compiler
- Dynamic: prediction by hardware

#### Static Prediction

- Always Not Taken (easiest)
- Always Taken
- Taken / Not taken

#### Dynamic Prediction

- 1- bit
- 2-bit
- others



# **Static Predictions**





OR



Always Not Taken

#### **Static Predictions**





- Early studies indicated that 2/3 of branches are taken
  - but 30% of those branches were unconditional!
- For conditional branches there appears to be no preferred direction.

#### **Alternative Static Predictions**





#### **Static Prediction**→ **Taken**

Consider a program with two branch statement with the following behavior

#### 

**How many Miss Prediction?** 

**5 miss predictions** 





#### Static Prediction → Not Taken

Consider a program with two branch statement with the following behavior

#### 

**How many Miss Prediction?** 

15 miss predictions





#### **Dynamic Predictors**

- Prediction of a given branch changes with the execution of the program.
  - **Simple**: a finite-state machine encodes the outcome of a few recent executions of the branch.
  - **Elaborate**: Not only early branch outcomes, but other correlated parts of the programs are considered.



#### When to Predict?





- Static prediction: at the Instruction Decode stage
  - Know that the instruction is a branch

- Dynamic prediction: at the Instruction Fetch stage
  - How to Know that the instruction is Branch
  - How to Know the target Address?
  - Should check Irrespective of branch instruction or not



How?

#### One-bit Predictor

#### Simplest method:

- A branch prediction buffer or Branch History Table (BHT) indexed by low address bits of the branch instruction.
- Each buffer location (or BHT entry) contains one bit indicating whether the branch was recently taken or not.
- Change bit on misprediction
- Always mispredicts in first and last loop iterations.



#### **Branch History Table or Branch Prediction Buffer:-> One Bit**

| Address | Branch<br>Address | Target<br>Address | Prediction |
|---------|-------------------|-------------------|------------|
| 000     | 432               | 456               | 1          |
| 001     | 97                | 123               | 0          |
| 010     | 130               | 143               | 1          |
| 011     | 67                | 98                | 0          |
| 100     | 84                | 244               | 1          |
| 101     | 261               | 532               | 1          |
| 110     | 518               | 786               | 1          |
| 111     | 1031              | 1134              | 0          |



Ex:

000080: add R1, R2, R3 0000084: beq R1, R2, 244 0000088: sub R1, R4, R5

orr R2, R7, R8

PC=84 IF ID EXE MEM WB
PC=88 or 244 IF

••••

0000244: add R1, R4, R5



#### **Branch History Table or Branch Prediction Buffer:-> One Bit**

If Branch

Taken,

update PC

| Address | Branch<br>Address | Target<br>Address | Prediction |
|---------|-------------------|-------------------|------------|
| 000     | 432               | 456               | 1          |
| 001     | 97                | 123               | 0          |
| 010     | 130               | 143               | 1          |
| 011     | 67                | 98                | 0          |
| 100     | 84                | 244               | 1          |
| 101     | 261               | 532               | 1          |
| 110     | 518               | 786               | 1          |
| 111     | 1031              | 1134              | 0          |



Ex:

000080: add R1, R2, R3 0000084: beq R1, R2, 244 0000088: sub R1, R4, R5 orr R2, R7, R8

PC=244

IF ID EXE MEM WB

IF ID EXE MEM WB

••••

0000244: add R1, R4, R5



#### **Branch History Table or Branch Prediction Buffer:-> One Bit**

| Address | Branch<br>Address | Target<br>Address | Prediction |
|---------|-------------------|-------------------|------------|
| 000     | 432               | 456               | 1          |
| 001     | 97                | 123               | 0          |
| 010     | 130               | 143               | 1          |
| 011     | 67                | 98                | 0          |
| 100     | 84                | 244               | 0          |
| 101     | 261               | 532               | 1          |
| 110     | 518               | 786               | 1          |
| 111     | 1031              | 1134              | 0          |



Ex:

000080 : add R1, R2, R3 0000084: beq R1, R2, 244 0000088: sub R1, R4, R5

orr R2, R7, R8

PC=88

IF ID EXE MEM WB

IF ID EXE MEM WB

If Branch Not Taken
Continue with
normal execution

0000244: add R1, R4, R5

••••



#### **1 Bit Branch Prediction**





#### **1 Bit Branch Prediction**





#### 

How many Miss Prediction if the Initial state is NT? 10 miss predictions





#### **1 Bit Branch Prediction**





#### 

How many Miss Prediction if the Initial state is NT? 9 miss predictions





#### **1 Bit Branch Prediction**





for(j=0; j<n; j++) begin S1; S2; ...; Sk end;

2 Missprediction for each loop

|   | 1-bit |      |
|---|-------|------|
| i | Pred  | Outc |
| 0 | NT    | Т    |
| 1 | Т     | Т    |
| n | Т     | NT   |
| 0 | NT    | Т    |
| 1 | Т     | Т    |



|   |   | 1-bit |      |
|---|---|-------|------|
| i | j | Pred  | Outc |
| 0 | 0 | NT    | Т    |
| 0 | 1 | Т     | Т    |
| 0 | n | Т     | NT   |
| 1 | 0 | NT    | Т    |
| 1 | 1 | Т     | Т    |

 $2 \times m$  misspredictions



#### **Next Session**



# **2 Bit Branch Prediction**



# **THANK YOU**

Dr. D. C. Kiran

Department of Computer Science and Engineering

dckiran@pes.edu

9829935135